ZHCSIL6E June 2017 – March 2019 66AK2G12
PRODUCTION DATA.
NO. | PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|---|
S1 | tc(SPICLK) | Cycle time, SPI_CLK | 40 | ns | |
S2 | tw(SPICLKL) | Typical Pulse duration, SPI_CLK low | 0.45P(1) | 0.45P(1) | ns |
S3 | tw(SPICLKH) | Typical Pulse duration, SPI_CLK high | 0.45P(1) | 0.45P(1) | ns |
S4 | tsu(SIMO-SPICLK) | Setup time, SPI_D[x] (SIMO) valid before SPI_CLK active edge(2)(3) | 2 | ns | |
S5 | th(SPICLK-SIMO) | Hold time, SPI_D[x] (SIMO) valid after SPI_CLK active edge(2)(3) | 2 | ns | |
S8 | tsu(CS-SPICLK) | Setup time, SPI_CS valid before SPI_CLK first edge(2) | 2 | ns | |
S9 | th(SPICLK-CS) | Hold time, SPI_CS valid after SPI_CLK last edge(2) | 2 | ns | |
td(CS-SPICLK) | Required delay from SPIx_CS asserted at slave to first SPI_CLK edge at slave. Phase = 0 | C + 5(4) | ns | ||
td(CS-SPICLK) | Required delay from SPIx_CS asserted at slave to first SPI_CLK edge at slave. Phase = 1 | A + 5(4) | ns | ||
td(SPICLK-CS) | Required delay from final SPI_CLK edge before SPI_CS is deasserted at slave. Phase = 0 | G + 5(4) | ns | ||
td(SPICLK-CS) | Required delay from final SPI_CLK edge before SPI_CS is deasserted at slave. Phase = 1 | E + 5(4) | ns | ||
td(CSH-SPCN) | Minimum delay from slave deselected (SPI_CS deasserted) to SPI_CLK edge (for another slave on the bus) | C + 5(4) | ns |