ZHCSIL6E June 2017 – March 2019 66AK2G12
PRODUCTION DATA.
Table 7-9 lists the clock net classes for the DDR EMIF. Table 7-10 lists the signal net classes, and associated clock net classes, for signals in the DDR EMIF. These net classes are used for the termination and routing rules that follow.
CLOCK NET CLASS | PROCESSOR PIN NAMES |
---|---|
CK | DDR3_CLKOUT_N* / DDR3_CLKOUT_P* |
DQS0 | DDR3_DQS0_P / ddrx_dqsn0 |
DQS1 | DDR3_DQS0_P / DDR3_DQS0_N |
DQS2(1) | DDR3_DQS1_P / DDR3_DQS1_N |
DQS3(1) | DDR3_DQS2_P / DDR3_DQS2_N |
SIGNAL NET CLASS | ASSOCIATED CLOCK
NET CLASS |
PROCESSOR PIN NAMES |
---|---|---|
ADDR_CTRL | CK | DDR3_BA[2:0], DDR3_A[14:0], DDR3_CEn0, DDR3_CASn, DDR3_RASn, DDR3_WEn, DDR3_CKE0, DDR3_ODT0 |
DQ0 | DQS0 | DDR3_D[7:0], DDR3_DQM0 |
DQ1 | DQS1 | DDR3_D[15:8], DDR3_DQM1 |
DQ2(1) | DQS2 | DDR3_D[23:16], DDR3_DQM2 |
DQ3(1) | DQS3 | DDR3_D[31:24], DDR3_DQM3 |