ZHCSBT2G November 2012 – October 2017 66AK2H06 , 66AK2H12 , 66AK2H14
PRODUCTION DATA.
BYTE OFFSET | NAME | DESCRIPTION | CONFIGURED THROUGH BOOT CONFIGURATION PINS |
---|---|---|---|
22 | Options | Bits 00 Mode
Bits 01 Configuration of PCIe
Bit 03-02 Reserved Bits 04 Multiplier
Bits 05-15 Reserved |
NO |
24 | Address Width | PCI address width, can be 32 or 64 | YES with in conjunction with BAR sizes |
26 | Link Rate | SerDes frequency, in Mbps. Can be 2500 or 5000 | NO |
28 | Reference clock | Reference clock frequency, in units of 10 kHz. Value values are 10000 (100 MHz), 12500 (125 MHz), 15625 (156.25 MHz), 25000 (250 MHz) and 31250 (312.5 MHz). A value of 0 means that value is already in the SerDes cfg parameters and will not be computed by the boot ROM. | NO |
30 | Window 1 Size | Window 1 size. | YES |
32 | Window 2 Size | Window 2 size. | YES |
34 | Window 3 Size | Window 3 size. Valid only if address width is 32. | YES |
36 | Window 4 Size | Window 4 Size. Valid only if the address width is 32. | YES |
38 | Vendor ID | Vendor ID | NO |
40 | Device ID | Device ID | NO |
42 | Class code Rev ID MSW | Class code revision ID MSW | NO |
44 | Class code Rev ID LSW | Class code revision ID LSW | NO |
46 | SerDes cfg msw | PCIe SerDes config word, MSW | NO |
48 | SerDes cfg lsw | PCIe SerDes config word, LSW | NO |
50 | SerDes lane 0 cfg msw | SerDes lane config word, msw lane 0 | NO |
52 | SerDes lane 0 cfg lsw | SerDes lane config word, lsw, lane 0 | NO |
54 | SerDes lane 1 cfg msw | SerDes lane config word, msw, lane 1 | NO |
56 | SerDes lane 1 cfg lsw | SerDes lane config word, lsw, lane 1 | NO |
58 | Time-out period (Secs) | The time-out period. Values 0 disables the time-out. |