ZHCSBT2G November 2012 – October 2017 66AK2H06 , 66AK2H12 , 66AK2H14
PRODUCTION DATA.
BYTE OFFSET | NAME | DESCRIPTION | CONFIGURED THROUGH BOOT CONFIGURATION PINS |
---|---|---|---|
22 | Options | Bits 01 and 00 Modes
|
NO |
24 | Address Width | The number of bytes in the SPI device address. Can be 16 or 24 bit | YES |
26 | NPin | The operational mode, 4 or 5 pin | YES |
28 | Chipsel | The chip select used (valid in 4 pin mode only). Can be 0-3. | YES |
30 | Mode | Standard SPI mode (0-3) | YES |
32 | C2Delay | Setup time between chip assert and transaction | NO |
34 | Bus Freq, 100kHz | The SPI bus frequency in kHz. | NO |
36 | Read Addr MSW | The first address to read from, MSW (valid for 24 bit address width only) | YES |
38 | Read Addr LSW | The first address to read from, LSW | YES |
40 | Next Chip Select | Next Chip Select to be used (Used only in boot Config mode) | NO |
42 | Next Read Addr MSW | The Next read address (used in boot config mode only) | NO |
44 | Next Read Addr LSW | The Next read address (used in boot config mode only) | NO |