ZHCSBT2G November 2012 – October 2017 66AK2H06 , 66AK2H12 , 66AK2H14
PRODUCTION DATA.
The LRSTNMIPINSTAT register latches the status of LRESET and NMI. The LRESETNMI PIN Status register is shown in Figure 10-16 and described in Table 10-35.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Reserved | NMI7 | NMI6 | NMI5 | NMI4 | NMI3 | NMI2 | NMI1 | NMI0 | LR7 | LR6 | LR5 | LR4 | LR3 | LR2 | LR1 | LR0 | |||||||||||||||
R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 |
Legend: R = Read only; -n = value after reset |
Bit | Field | Description |
---|---|---|
31-16 | Reserved | Reserved |
15 | NMI7 | C66x CorePac7 in NMI (66AK2H14/12 only) |
14 | NMI6 | C66x CorePac6 in NMI (66AK2H14/12 only) |
13 | NMI5 | C66x CorePac5 in NMI (66AK2H14/12 only) |
12 | NMI4 | C66x CorePac4 in NMI (66AK2H14/12 only) |
11 | NMI3 | C66x CorePac3 in NMI |
10 | NMI2 | C66x CorePac2 in NMI |
9 | NMI1 | C66x CorePac1 in NMI |
8 | NMI0 | C66x CorePac0 in NMI |
7 | LR7 | C66x CorePac7 in Local Reset (66AK2H14/12 only) |
6 | LR6 | C66x CorePac6 in Local Reset (66AK2H14/12 only) |
5 | LR5 | C66x CorePac5 in Local Reset (66AK2H14/12 only) |
4 | LR4 | C66x CorePac4 in Local Reset (66AK2H14/12 only) |
3 | LR3 | C66x CorePac3 in Local Reset |
2 | LR2 | C66x CorePac2 in Local Reset |
1 | LR1 | C66x CorePac1 in Local Reset |
0 | LR0 | C66x CorePac0 in Local Reset |