ZHCSBT2G November 2012 – October 2017 66AK2H06 , 66AK2H12 , 66AK2H14
PRODUCTION DATA.
The Reset Status register (RESET_STAT) captures the status of local reset (LRx) for each of the cores and also the global device reset (GR). Software can use this information to take different device initialization steps.
The Reset Status register is shown in Figure 10-18 and described in Table 10-37.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GR | Reserved | LR7 | LR6 | LR5 | LR4 | LR3 | LR2 | LR1 | LR0 | ||||||||||||||||||||||
R-1 | R-000 0000 0000 0000 0000 0000 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 |
Legend: R = Read only; -n = value after reset |
Bit | Field | Description |
---|---|---|
31 | GR | Global reset status
|
30-8 | Reserved | Reserved. |
7 | LR7 | C66x CorePac7 reset status (66AK2H14/12 only)
|
6 | LR6 | C66x CorePac6 reset status (66AK2H14/12 only)
|
5 | LR5 | C66x CorePac5 reset status (66AK2H14/12 only)
|
4 | LR4 | C66x CorePac4 reset status (66AK2H14/12 only)
|
3 | LR3 | C66x CorePac3 reset status
|
2 | LR2 | C66x CorePac2 reset status
|
1 | LR1 | C66x CorePac1 reset status
|
0 | LR0 | C66x CorePac0 reset status
|