ZHCSBT2G November 2012 – October 2017 66AK2H06 , 66AK2H12 , 66AK2H14
PRODUCTION DATA.
The RESET_STAT bits can be cleared by writing 1 to the corresponding bit in the RESET_STAT_CLR register. The Reset Status Clear register is shown in Figure 10-19 and described in Table 10-38.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GR | Reserved | LR7 | LR6 | LR5 | LR4 | LR3 | LR2 | LR1 | LR0 | ||||||||||||||||||||||
RW-0 | R-000 0000 0000 0000 0000 0000 | RW-0 | RW-0 | RW-0 | RW-0 | RW-0 | RW-0 | RW-0 | RW-0 |
Legend: R = Read only; RW = Read/Write; -n = value after reset |
Bit | Field | Description |
---|---|---|
31 | GR | Global reset clear bit
|
30-8 | Reserved | Reserved. |
7 | LR7 | C66x CorePac7 reset clear bit (66AK2H14/12 only)
|
6 | LR6 | C66x CorePac6 reset clear bit (66AK2H14/12 only)
|
5 | LR5 | C66x CorePac5 reset clear bit (66AK2H14/12 only)
|
4 | LR4 | C66x CorePac4 reset clear bit (66AK2H14/12 only)
|
3 | LR3 | C66x CorePac3 reset clear bit
|
2 | LR2 | C66x CorePac2 reset clear bit
|
1 | LR1 | C66x CorePac1 reset clear bit
|
0 | LR0 | C66x CorePac0 reset clear bit
|