ZHCSBT2G November 2012 – October 2017 66AK2H06 , 66AK2H12 , 66AK2H14
PRODUCTION DATA.
The Chip Miscellaneous Control (CHIP_MISC_CTL0) register is shown in Figure 10-34 and described in Table 10-53.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
Reserved | USB_PME_EN | AETMUX
SEL1 |
AETMUX
SEL0 |
||||||||||||
R-0 | RW-0 | RW-0 | RW-0 | ||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Reserved | Rsvd | MSMC_
BLOCK_ PARITY_ RST |
Reserved | QM_PRIORITY | |||||||||||
RW-0 | RW-0 | RW-0 | RW-0 | RW-0 |
Legend: R = Read only; W = Write only; -n = value after reset |
Bit | Field | Description |
---|---|---|
31-19 | Reserved | Reserved. |
18 | USB_PME_EN | Enables wakeup event generation from USB
|
17 | AETMUXSEL1 | Controls the mux that selects whether an AET event from EDMA CC2 or EDMA CC3 is connected to the C66x Interrupt Controller
|
16 | AETMUXSEL0 | Controls the mux that selects whether an AET event from EDMA CC2 or EDMA CC4 is connected to the C66x Interrupt Controller
|
15-14 | Reserved | Reserved |
13 | Reserved | Reserved |
12 | MSMC_BLOCK_PARITY_RST | Controls MSMC parity RAM reset. When set to ‘1’ means the MSMC parity RAM will not be reset. |
11-3 | Reserved | Reserved |
2-0 | QM_PRIORITY | Control the priority level for the transactions from QM_Master port, which access the external linking RAM. |