ZHCSBT2G November 2012 – October 2017 66AK2H06 , 66AK2H12 , 66AK2H14
PRODUCTION DATA.
The Chip Miscellaneous Control (CHIP_MISC_CTL1) register is shown in Figure 10-35 and described in Table 10-54.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Reserved | IO_TRACE_SEL | ARM_PLL_
EN |
Reserved | ||||||||||||||||||||||||||||
R-0000 0000 00000000 | RW-0 | RW-0 | RW-0000000000000 |
Legend: R = Read only; RW = Read/Write; -n = value after reset |
Bit | Field | Description |
---|---|---|
31-15 | Reserved | Reserved. |
14 | IO_TRACE_SEL | This bit controls the pin muxing of GPIO[31:17] and EMU[33:19] pin
|
13 | ARM_PLL_EN | This bit controls the glitchfree clock mux between bypass clock and ARM PLL output clock
|
12-0 | Reserved |