ZHCSBT2G November 2012 – October 2017 66AK2H06 , 66AK2H12 , 66AK2H14
PRODUCTION DATA.
This register controls the routing of recovered clock signals from any Ethernet port (SGMII of the multiport switches) to the clock output TSRXCLKOUT0/TSRXCLKOUT1. The SYNECLK_PINCTL register is shown in Figure 10-37 and described in Table 10-56.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Reserved | TSRXCLKOUT1SEL | Rsvd | TSRXCLKOUT0SEL | ||||||||||||||||||||||||||||
R-0000 0000 0000 0000 0000 0000 0 | RW-0 | RW-0 |
Legend: RW = Read/Write; -n = value after reset |
Bit | Field | Description |
---|---|---|
31-7 | Reserved | |
6-4 | TSRXCLKOUT1SEL |
|
3 | Reserved | |
2-0 | TSRXCLKOUT0SEL |
|