ZHCSBT2G November 2012 – October 2017 66AK2H06 , 66AK2H12 , 66AK2H14
PRODUCTION DATA.
The PLL controller divider registers (PLLDIV3 and PLLDIV4) are shown in Figure 11-9 and described in Table 11-17. The default values of the RATIO field on a reset for PLLDIV3, and PLLDIV4 are different as mentioned in the footnote of Figure 11-9 .
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Reserved | Dn(1)EN | Reserved | RATIO | ||||||||||||||||||||||||||||
R-0 | R/W-1 | R-0 | R/W-n(2) |
Legend: R/W = Read/Write; R = Read only; – n = value after reset |
Bit | Field | Description |
---|---|---|
31-16 | Reserved | Reserved |
15 | DnEN | Divider Dn enable bit (See footnote of Figure 11-9 )
|
14-8 | Reserved | Reserved. The reserved bit location is always read as 0. A value written to this field has no effect. |
7-0 | RATIO | Divider ratio bits (See footnote of Figure 11-9 )
|