ZHCSBT2G November 2012 – October 2017 66AK2H06 , 66AK2H12 , 66AK2H14
PRODUCTION DATA.
The reset type status register (RSTYPE) latches the cause of the last reset. If multiple reset sources occur simultaneously, this register latches the highest priority reset source. The reset type status register is shown in Figure 11-13 and described in Table 11-21.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Reserved | EMU-RST | Reserved | WDRST[N] | Reserved | PLLCTRLRST | RESET | POR | ||||||||||||||||||||||||
R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 |
Legend: R = Read only; – n = value after reset |
Bit | Field | Description |
---|---|---|
31-29 | Reserved | Reserved. Always reads as 0. Writes have no effect. |
28 | EMU-RST | Reset initiated by emulation
|
27-12 | Reserved | Reserved. Always reads as 0. Writes have no effect. |
11-8 | WDRST[3:0] | Reset initiated by Watchdog Timer[N]
|
7-3 | Reserved | Reserved. Always reads as 0. Writes have no effect. |
2 | PLLCTLRST | Reset initiated by PLLCTL
|
1 | RESET | RESET reset
|
0 | POR | Power-on reset
|