ZHCSBT2G November 2012 – October 2017 66AK2H06 , 66AK2H12 , 66AK2H14
PRODUCTION DATA.
This register is used to configure the type of reset (a hard reset or a soft reset) initiated by RESET, the watchdog timer, and the RSTCTRL register of the Main PLL controller. By default, these resets are hard resets. The RSTCFG is shown in Figure 11-15 and described in Table 11-23.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
Reserved | |||||||||||||||
R-0x000000 | |||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Reserved | PLLCTLRSTTYPE | RESET TYPE | Reserved | WDTYPE[N](1) | |||||||||||
R-0x000000 | R/W-0(2) | R/W-0(2) | R-0x0 | R/W-0x00(2) |
Legend: R = Read only; R/W = Read/Write; – n = value after reset |
Bit | Field | Description |
---|---|---|
31-14 | Reserved | Reserved |
13 | PLLCTLRSTTYPE | PLL controller initiates a software-driven reset of type:
|
12 | RESET TYPE | RESET initiates a reset of type:
|
11-4 | Reserved | Reserved |
3-0 | WDTYPE[3:0] | Watchdog timer [N] initiates a reset of type:
|