ZHCSBT2G November 2012 – October 2017 66AK2H06 , 66AK2H12 , 66AK2H14
PRODUCTION DATA.
NO. | MIN | MAX | UNIT | ||
---|---|---|---|---|---|
Master Mode Timing Diagrams — Base Timings for 3 Pin Mode | |||||
7 | tsu(SPIDIN-SPC) | Input setup time, SPIDIN valid before receive edge of SPICLK. Polarity = 0 Phase = 0 | 2 | ns | |
7 | tsu(SPIDIN-SPC) | Input setup time, SPIDIN valid before receive edge of SPICLK. Polarity = 0 Phase = 1 | 2 | ns | |
7 | tsu(SPIDIN-SPC) | Input setup time, SPIDIN valid before receive edge of SPICLK. Polarity = 1 Phase = 0 | 2 | ns | |
7 | tsu(SPIDIN-SPC) | Input setup time, SPIDIN valid before receive edge of SPICLK. Polarity = 1 Phase = 1 | 2 | ns | |
8 | th(SPC-SPIDIN) | Input hold time, SPIDIN valid after receive edge of SPICLK. Polarity = 0 Phase = 0 | 5 | ns | |
8 | th(SPC-SPIDIN) | Input hold time, SPIDIN valid after receive edge of SPICLK. Polarity = 0 Phase = 1 | 5 | ns | |
8 | th(SPC-SPIDIN) | Input hold time, SPIDIN valid after receive edge of SPICLK. Polarity = 1 Phase = 0 | 5 | ns | |
8 | th(SPC-SPIDIN) | Input hold time, SPIDIN valid after receive edge of SPICLK. Polarity = 1 Phase = 1 | 5 | ns |