7.1 Features
The key features of the Quad Core ARM CorePac are as follows:
- One or more Cortex-A15 processors, each containing:
- Cortex-A15 processor revision R2P4.
- ARM architecture version 7 ISA.
- Multi-issue, out-of-order, superscalar pipeline.
- L1 and L2 instruction and data cache of 32KB, 2-way, 16 word line with 128-bit interface.
- Integrated L2 cache of 4MB, 16-way, 16-word line, 128-bit interface to L1 along with ECC/parity.
- Includes the NEON™ media coprocessor (NEON), which implements the advanced SIMDv2 media processing architecture and the VFPv4 Vector Floating Point architecture.
- The external interface uses the AXI protocol configured to 128-bit data width.
- Includes the System Trace Macrocell (STM) support for noninvasive debugging.
- Implements the ARMv7 debug with watchpoint and breakpoint registers and 32-bit advanced peripheral bus (APB) slave interface to CoreSight™ debug systems.
- Interrupt controller
- Supports up to 480 interrupt requests
- Emulation/debug
- Compatible with CoreSight architecture