ZHCSBT2G November 2012 – October 2017 66AK2H06 , 66AK2H12 , 66AK2H14
PRODUCTION DATA.
In passive mode, the device does not drive the clock, but simply acks data received on the specified address.
DEVSTAT Boot Mode Pins ROM Mapping | ||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Slave Addr | 1 | Port | ARM PLL Cfg | Boot Master | Sys PLL Config | Min | 000 | Lendian |
Bit | Field | Description |
---|---|---|
16-15 | Slave Addr | I2C Slave boot bus address
|
14 | Boot Devices | Boot Device[14] used in conjunction with Boot Devices [Use din conjunction with bits 3-1]
|
13-12 | Port | I2C port number
|
11-9 | ARM PLL Setting | The PLL default settings are determined by the [11:9] bits. This will set the PLL to the maximum clock setting for the device. Table 10-27 shows settings for various input clock frequencies. |
8 | Boot Master | Boot Master select
|
7-5 | SYS PLL Setting | The PLL default settings are determined by the [7:5] bits. This will set the PLL to the maximum clock setting for the device. Table 10-27 shows settings for various input clock frequencies. |
4 | Min | Minimum boot configuration select bit.
When Min = 1, a predetermined set of values is configured (see the Device Configuration Field Descriptions table for configuration bits with a "(default)" tag added in the description column). When Min = 0, all fields must be independently configured. |
3-1 | Boot Devices | Boot Devices[3:1] used in conjunction with Boot Device [14]
|
0 | Lendian | Endianess
|