ZHCSBT2G November 2012 – October 2017 66AK2H06 , 66AK2H12 , 66AK2H14
PRODUCTION DATA.
In master mode, the I2C device configuration uses 10 bits of device configuration instead of seven as used in other boot modes. In this mode, the device makes the initial read of the I2C EEPROM while the PLL is in bypass mode. The initial read contains the desired clock multiplier, which must be set up prior to any subsequent reads.
DEVSTAT Boot Mode Pins ROM Mapping | ||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Reserved | Bus Addr | Param ldx/Offset | Boot Master | Reserved | Port | Min | 001 | Lendian |
Bit | Field | Description |
---|---|---|
16-14 | Reserved | Reserved |
13-12 | Bus Addr | I2C bus address slave device
|
11-9 | Param Idx/Offset | Parameter Table Index: 0-7
This value specifies the parameter table index when the C66x is the boot master This value specifies the start read address at 8K times this value when the ARM is the boot master |
8 | Boot Master | Boot Master select
|
7 | Reserved |
|
6-5 | Port | I2C port number
|
4 | Min | Minimum boot configuration select bit.
When Min = 1, a predetermined set of values is configured (see the Device Configuration Field Descriptions table for configuration bits with a "(default)" tag added in the description column). When Min = 0, all fields must be independently configured. |
3-1 | Boot Devices | Boot Devices[3:1]
|
0 | Lendian | Endianess
|