ZHCSBT2G November 2012 – October 2017 66AK2H06 , 66AK2H12 , 66AK2H14
PRODUCTION DATA.
BYTE OFFSET | NAME | DESCRIPTION | CONFIGURED THROUGH BOOT CONFIGURATION PINS |
---|---|---|---|
22 | Options | Async Config Parameters are used.
|
NO |
24 | Type | Set to 0 for EMIF16 (NOR) boot | NO |
26 | Branch Address MSW | Most significant bit for Branch address (depends on chip select) | YES |
28 | Branch Address LSW | Least significant bit for Branch address (depends on chip select) | YES |
30 | Chip Select | Chip Select for the NOR flash | YES |
32 | Memory Width | Memory width of the EMIF16 bus (16 bits) | YES |
34 | Wait Enable | Extended wait mode enabled
|
YES |
36 | Async Config MSW | Async Config Register MSW | NO |
38 | Async Config LSW | Async Config Register LSW | NO |