ZHCSOJ3B March 2023 – June 2024 ADC12DJ5200SE
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
DC ACCURACY | |||||||
Resolution | Resolution with no missing codes | 12 | Bits | ||||
ANALOG INPUTS (INA, INB) | |||||||
VOFF | Offset error | CAL_OS = 0 | ±0.06 | %FSR | |||
CAL_OS = 1 | ±0.02 | %FSR | |||||
VOFF_ADJ | Input offset voltage adjustment range | Available offset correction range (see OS_CAL or OADJ_x_INx) | ±6.75 | %FSR | |||
VOFF_DRIFT | Offset drift | Foreground calibration at nominal temperature only | 2.18 | m%FSR/°C | |||
Foreground calibration at each temperature | -0.67 | ||||||
Foreground and FGOS calibration at each temperature | 0 | ||||||
TEMPERATURE DIODE CHARACTERISTICS (TDIODE+, TDIODE–) | |||||||
ΔVBE | Temperature diode voltage slope | Forced forward current of 100 µA. Offset voltage (approximately 0.792 V at 0°C) varies with process and must be measured for each part. Offset measurement must be done with the device unpowered or with the PD pin asserted to minimize device self-heating. | –1.65 | mV/°C | |||
BAND-GAP VOLTAGE OUTPUT (BG) | |||||||
VBG | Reference output voltage | IL ≤ 100 µA | 1.1 | V | |||
VBG_DRIFT | Reference output temperature drift | IL ≤ 100 µA | –64 | µV/°C | |||
CLOCK INPUTS (CLK+, CLK–, SYSREF+, SYSREF–, TMSTP+, TMSTP–) | |||||||
ZT | Internal termination | Differential termination with DEVCLK_LVPECL_EN = 0, SYSREF_LVPECL_EN = 0, and TMSTP_LVPECL_EN = 0 | 100 | Ω | |||
Single-ended termination to GND (per pin) with DEVCLK_LVPECL_EN = 0, SYSREF_LVPECL_EN = 0, and TMSTP_LVPECL_EN = 0 | 50 | ||||||
VCM | Input common-mode voltage, self-biased | Self-biasing common-mode voltage for CLK± when AC-coupled (DEVCLK_LVPECL_EN must be set to 0) | 0.3 | V | |||
Self-biasing common-mode voltage for SYSREF± when AC-coupled (SYSREF_LVPECL_EN must be set to 0) and with receiver enabled (SYSREF_RECV_EN = 1) | 0.28 | ||||||
Self-biasing common-mode voltage for SYSREF± when AC-coupled (SYSREF_LVPECL_EN must be set to 0) and with receiver disabled (SYSREF_RECV_EN = 0) | 0.28 | ||||||
CL_DIFF | Differential input capacitance | Between positive and negative differential input pins | 0.04 | pF | |||
CL_SE | Single-ended input capacitance | Each input to ground | 0.5 | pF | |||
SERDES OUTPUTS (DA[7:0]+, DA[7:0]–, DB[7:0]+, DB[7:0]–) | |||||||
VOD | Differential output voltage, peak-to-peak | 100-Ω load | 550 | 600 | 650 | mVPP-DIFF | |
VCM | Output common-mode voltage | AC coupled | VD11 / 2 | V | |||
ZDIFF | Differential output impedance | 100 | Ω | ||||
CMOS INTERFACE: SCLK, SDI, SDO, SCS, PD, NCOA0, NCOA1, NCOB0, NCOB1, CALSTAT, CALTRIG, ORA0, ORA1, ORB0, ORB1, SYNCSE | |||||||
VIH | High-level input voltage | required input voltage | 0.7 | V | |||
VIL | Low-level input voltage | required input voltage | 0.45 | V | |||
IIH | High-level input current | 40 | µA | ||||
IIL | Low-level input current | –40 | µA | ||||
CI | Input capacitance | 3.4 | pF | ||||
VOH | High-level output voltage | ILOAD = –400 µA | 1.65 | V | |||
VOL | Low-level output voltage | ILOAD = 400 µA | 150 | mV |