ZHCSCX0D January 2014 – October 2017 ADC12J1600 , ADC12J2700
PRODUCTION DATA.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SysRef_Rcvr_En | SysRef_Pr_En | SysRefDetClr | Clear Dirty Capture | RESERVED | DC_LVPECL_CLK_en | DC_LVPECL_SYSREF_en | DC_LVPECL_TS_en |
R/W-1 | R/W-1 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7 | SysRef_Rcvr_En | R/W | 1 | Default: 1 0 : SYSREF receiver is disabled. 1 : SYSREF receiver is enabled (default) |
6 | SysRef_Pr_En | R/W | 1 | To power down the SYSREF receiver, clear this bit first, then clear SysRef_Rcvr_En. To power up the SYSREF receiver, set SysRef_Rcvr_En first, then set this bit. Default: 1 0 : SYSREF Processor is disabled. 1 : SYSREF Processor is enabled (default) |
5 | SysRefDetClr | R/W | 0 | Default: 0 Write a 1 and then a 0 to clear the SysRefDet status bit. |
4 | Clear Dirty Capture | R/W | 0 | Default: 0 Write a 1 and then a 0 to clear the DC status bit. |
3 | RESERVED | R/W | 0 | Default: 0 |
2 | DC_LVPECL_CLK_en | R/W | 0 | Default: 0 Set this bit if DEVCLK is a DC-coupled LVPECL signal through a 50-Ω resistor. |
1 | DC_LVPECL_SYSREF_en | R/W | 0 | Default: 0 Set this bit if SYSREF is a DC-coupled LVPECL signal through a 50-Ω resistor. |
0 | DC_LVPECL_TS_en | R/W | 0 | Default: 0 Set this bit if TimeStamp is a DC-coupled LVPECL signal through a 50-Ω resistor. |