ZHCSCX0D January 2014 – October 2017 ADC12J1600 , ADC12J2700
PRODUCTION DATA.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
P54 | SYNC_DIFFSEL | RESERVED | JESD204B_TEST | ||||
R/W-0 | R/W-0 | R/W-00 | R/W-0000 |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7 | P54 | R/W | 0 | 0 : Disable 5/4 PLL. Serial bit rate is 1x or 2x based on DDR parameter. 1 : Enable 5/4 PLL. Serial bit rate is 1.25x or 2.5x based on DDR parameter. |
6 | SYNC_DIFFSEL | R/W | 0 | 0 : Use SYNC_SE_N input for SYNC_N function 1 : Use SYNC_DIFF_N input for SYNC_N function |
5-4 | RESERVED | R/W | 00 | Set to 00b |
3-0 | JESD204B_TEST(1) | R/W | 0000 | See 0 : Test mode disabled. Normal operation (default) 1 : PRBS7 test mode 2 : PRBS15 test mode 3 : PRBS23 test mode 4 : Ramp test mode 5 : Short and long transport layer test mode 6 : D21.5 test mode 7 : K28.5 test mode 8 : Repeated ILA test mode 9 : Modified RPAT test mode 10: Serial outputs held low 11: Serial outputs held high 12 through 15 : RESERVED |