ZHCSCX0D January 2014 – October 2017 ADC12J1600 , ADC12J2700
PRODUCTION DATA.
The 12-bit ADC core has a built-in test-pattern generator. This mode is helpful for verifying the full data link from the ADC to the data receiver when in DDC bypass mode. When the test-pattern mode is enabled, the ADC output data is replaced by a pattern that repeats every two frames. The data sequence is is shown in Table 33 (shown for default settings with foreground calibration mode).
LANE (CONVERTER ID) | SAMPLE NUMBER (SID) | ||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|
0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | ||
0 | 0x000 | 0xFFF | 0x000 | 0xFFF | 0x000 | 0xFFF | 0x000 | 0xFFF | 0x000 | 0xFFF | |
1 | 0x008 | 0xFF7 | 0x008 | 0xFF7 | 0x008 | 0xFF7 | 0x008 | 0xFF7 | 0x008 | 0xFF7 | |
2 | 0x010 | 0xFEF | 0x010 | 0xFEF | 0x010 | 0xFEF | 0x010 | 0xFEF | 0x010 | 0xFEF | |
3 | 0x020 | 0xFDF | 0x020 | 0xFDF | 0x020 | 0xFDF | 0x020 | 0xFDF | 0x020 | 0xFDF | |
4 | 0x040 | 0xFBF | 0x040 | 0xFBF | 0x040 | 0xFBF | 0x040 | 0xFBF | 0x040 | 0xFBF | |
5 | 0x100 | 0xEFF | 0x100 | 0xEFF | 0x100 | 0xEFF | 0x100 | 0xEFF | 0x100 | 0xEFF | |
6 | 0x200 | 0xDFF | 0x200 | 0xDFF | 0x200 | 0xDFF | 0x200 | 0xDFF | 0x200 | 0xDFF | |
7 | 0x400 | 0xBFF | 0x400 | 0xBFF | 0x400 | 0xBFF | 0x400 | 0xBFF | 0x400 | 0xBFF |
BANK | LOCATION | LOW VALUE | HIGH VALUE |
---|---|---|---|
0 | Lane n | 0x000 | 0xFFF |
Lane n+4 | 0x040 | 0xFBF | |
1 | Lane n | 0x004 | 0xFFE |
Lane n+4 | 0x080 | 0xF7F | |
2 | Lane n | 0x008 | 0xFF7 |
Lane n+4 | 0x100 | 0xEFF | |
3 | Lane n | 0x010 | 0xFEF |
Lane n+4 | 0x200 | 0xDFF | |
4 | Lane n | 0x020 | 0xFDF |
Lane n+4 | 0x400 | 0xBFF |