ZHCSE48B September 2015 – January 2019 ADC31JB68
PRODUCTION DATA.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Reserved | VSP | ||||||
R/W | R/W |
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7:2 | Reserved | R/W | 000000 | Reserved and must be written with 000000. |
1:0 | VSPI[1:0] | R/W | 01 | SPI logic level controls the SDO output logic level.
00 : 1.2 V 01 : 3.0 V (default) 10 : Reserved 11 : 1.8 V This register must be configured (written) before making a read command with a SPI that is not a 3-V logic level. The SPI inputs (SDI, SCLK, and CSb) are compatible with logic levels ranging from 1.2 to 3 V. |