ZHCSE48B September 2015 – January 2019 ADC31JB68
PRODUCTION DATA.
The features provided in the ADC31JB68 device allow for a number of clock and JESD204B link configurations. These examples in Table 27 show some common implementations and may be used as a starting point for a more customized implementation.
Parameter | Example 1 | Example 2 | Example 3 |
---|---|---|---|
CLKIN frequency | 500 MHz | 1000 MHz | 1966.08 MHz |
CLKIN divider | 1 | 2 | 4 |
Sampling rate | 500 MSPS | 500 MSPS | 491.52 MSPS |
K (Frames per multi-frame) | 20 | 32 | 32 |
LMFC Frequency | 25 MHz | 15.625 MHz | 15.36 MHz |
SYSREF Frequency(1) | 25 MHz | 11.5625 MHz | 7.68 MHz(1) |
Serial bit rate for each lane | 5.0 Gb/s | 5.0 Gb/s | 4.9152 Gb/s |