ZHCSE48B September 2015 – January 2019 ADC31JB68
PRODUCTION DATA.
The following are example design requirements expected of the ADC in a typical high-IF, 200-MHz bandwidth receiver, and are met by the ADC31JB68 device:
Specification | Example Design Requirement(1) | ADC31JB68 Capability |
---|---|---|
Sampling rate | > 450 MSPS to allow 200 MHz unaliased bandwidth | Up to 500 MSPS |
Input bandwidth | > 500-MHz, 1 dB flatness | 1000 MHz, 1 dB Bandwidth |
Full-scale range | < 2 Vpp-diff | 1.7 Vpp-diff |
Small signal noise spectral density | < –152 dBFS/Hz | –154.5 dBFS/Hz |
Large-signal SNR | > 69 dBFS for a –1 dBFS, 210 MHz Input | 69.7 dBFS for a –1 dBFS, 210 MHz Input |
SFDR | > 75 dBFS for a –1 dBFS, 210 MHz input | 79 dBFS for a –1 dBFS, 210 MHz input |
HD2, HD3 | < –75 dBFS for a –1 dBFS, 210 MHz input | –79 dBFS for a –1 dBFS, 210 MHz input |
Next largest SPUR | < –88 dBFS for a –1 dBFS, 210 MHz input | –90 dBFS for a –1 dBFS, 210 MHz input |
Over-range detection | Included | Fast over-range detection on SDO/OVR pin |
Digital interface | JESD204B interface, 2 lane/channel | JESD204B subclass 1 interface, 2 lane/channel, 5.0 Gb/s bit rate |
Configuration interface | SPI configuration, 4-wire, 1.8 V logic, SCLK > 1 MHz | SPI configuration, 4-Wire, 1.8 V Logic, SCLK up to 20 MHz |
Package size | < 10 × 10 × 1 mm | 6 × 6 × 0.8 mm |