ZHCSEU3E July 2014 – June 2022 ADC3221 , ADC3222 , ADC3223 , ADC3224
PRODUCTION DATA
The devices offer two different output format options, thus making interfacing to a field-programmable gate array (FPGA) or an application-specific integrated circuit (ASIC) easy. Each option can be easily programmed using the serial interface, as shown in Table 8-1. The output interface options are:
INTERFACE OPTIONS | SERIALIZATION | MAXIMUM RECOMMENDED SAMPLING FREQUENCY (MSPS) | BIT CLOCK FREQUENCY (MHz) | FRAME CLOCK FREQUENCY (MHz) | SERIAL DATA RATE PER WIRE (Mbps) | |
---|---|---|---|---|---|---|
MIN | MAX | |||||
One-wire | 12X | 15(1) | 90 | 15 | 180 | |
65 | 390 | 65 | 780 | |||
Two-wire | 6X | 20(1) | 60 | 20 | 120 | |
125 | 375 | 125 | 750 |