ZHCSDU1A May 2014 – June 2015 ADC32J42 , ADC32J43 , ADC32J44 , ADC32J45
PRODUCTION DATA.
PIN | I/O | DESCRIPTION | |
---|---|---|---|
NAME | NO. | ||
AVDD | 4, 5, 8, 9, 12, 17, 20, 25, 28, 29, 32, 39, 46 | I | Analog 1.8-V power supply |
CLKM | 18 | I | Negative differential clock input for the ADC |
CLKP | 19 | I | Positive differential clock input for the ADC |
DAM | 48 | O | Negative serial JESD204B output for channel A |
DAP | 47 | O | Positive serial JESD204B output for channel A |
DBM | 45 | O | Negative serial JESD204B output for channel B |
DBP | 44 | O | Positive serial JESD204B output for channel B |
DVDD | 3,34 | I | Digital 1.8-V power supply |
GND | PowerPAD™ | I | Ground, 0 V |
INAM | 11 | I | Negative differential analog input for channel A |
INAP | 10 | I | Positive differential analog input for channel A |
INBM | 26 | I | Negative differential analog input for channel B |
INBP | 27 | I | Positive differential analog input for channel B |
NC | 2, 6, 7, 30, 31, 35, 37, 38, 40, 41 | — | Do not connect |
OVRA | 1 | O | Overrange indicator for channel A |
OVRB | 36 | O | Overrange indicator for channel B |
PDN | 33 | I | Power-down control. This pin has an internal 150-kΩ pulldown resistor. |
RESET | 21 | I | Hardware reset; active high. This pin has an internal 150-kΩ pulldown resistor. |
SCLK | 13 | I | Serial interface clock input. This pin has an internal 150-kΩ pulldown resistor. |
SDATA | 14 | I | Serial Interface data input. This pin has an internal 150-kΩ pulldown resistor. |
SDOUT | 16 | O | Serial interface data output |
SEN | 15 | I | Serial interface enable. This pin has an internal 150-kΩ pullup resistor to AVDD. |
SYNCM~ | 42 | I | Positive JESD204B SYNC~ input |
SYNCP~ | 43 | I | Negative JESD204B SYNC~ input |
SYSREFM | 23 | I | Negative external SYSREF input |
SYSREFP | 22 | I | Positive external SYSREF input |
VCM | 24 | O | Common-mode voltage output for analog inputs |