ZHCSPO2 September 2023 ADC32RF52
PRODUCTION DATA
The input bandwidth (-3 dB) and input fullscale are dependent on what input termination and averaging mode are chosen as shown in the summary in Table 7-47. With 2x averaging enabled, the -3 dB bandwidth reduces to ~ 1.5 GHz and 100 Ω differential termination - the bandwidth can be increased by changing the input termination to 50 Ω differential.
# of ADCs averaged | Input Bandwidth (-3 dB) | Reset Switch | Selected differential input termination | Input Full-scale |
---|---|---|---|---|
1 (Default) | 1.6 GHz | 1 | 100 Ω | + 1 dBm |
2 | 1.5 GHz | 1 | + 1.8 dBm | |
4 | 1.5 GHz | 1 | +1.8 dBm | |
1 | 1.5 GHz | 0 | + 0.5 dBm | |
2 | 0.8 GHz | 0 | ||
4 | 0.4 GHz | 0 |
There is an internal RESET switch which resets the sampling capacitor to VCM in between samples when enabled. The full power input bandwidth plots with input RESET switch disabled (RSW0) and enabled (RSW1) are shown in Figure 7-2.
The RESET switch is enabled by default and can be disabled with the following register writes:
ADDR | DATA | DESCRIPTION |
---|---|---|
0x05 | 0x40 | Select ANALOG page |
0x6D | 0xC0 | Disable RESET Switch (to enable: 0x00) |
0x6E | 0x08 | Disable RESET Switch (to enable: 0x00) |