ZHCSQQ1B june 2022 – august 2023 ADC32RF54 , ADC32RF55
PRODUCTION DATA
Table 7-36 lists the available JESD204B formats and corresponding valid sampling rate ranges for the ADC32RF5x. The sampling rates are limited by the minimum and maximum SERDES line rate as well as ADC sampling clock frequencies. The JESD204B frame assembly for the different lanes is shown in Table 7-37.
DECIMATION SETTING D (complex) |
L | M | F | S | MIN FS (Gsps) |
MAX FS (Gsps) |
RATIO [fSERDES/(FS/D)] |
---|---|---|---|---|---|---|---|
/4 | 8 | 2 | 2 | 4 | 0.5 | 3.0 | 5 |
/8 | 0.8 | ||||||
/16 | 1.6 | ||||||
/4 | 4 | 2 | 2 | 2 | 0.5 | 3.0 | 10 |
/8 | |||||||
/16 | 0.8 | ||||||
/32 | 1.6 | ||||||
/8 | 2 | 2 | 2 | 1 | 0.5 | 3.0 | 20 |
/16 | |||||||
/32 | 0.8 | ||||||
/64 | 1.6 | ||||||
/16 | 1 | 2 | 4 | 1 | 0.5 | 3.0 | 40 |
/32 | |||||||
/64 | 0.8 | ||||||
/128 | 1.6 |
OUTPUT LANE |
LMFS = 8224 | LMFS = 4222 | LMFS = 2221 | LMFS = 1241 | ||||||
---|---|---|---|---|---|---|---|---|---|---|
DOUT0 | A0 [15:8] |
A0 [7:0] |
A0 [15:8] |
A0 [7:0] |
A0 [15:8] |
A0 [7:0] |
A0 [15:8] |
A0 [7:0] |
B0 [15:8] |
B0 [7:0] |
DOUT1 | A1 [15:8] |
A1 [7:0] |
A1 [15:8] |
A1 [7:0] |
B0 [15:8] |
B0 [7:0] |
||||
DOUT2 | A2 [15:8] |
A2 [7:0] |
B0 [15:8] |
B0 [7:0] |
||||||
DOUT3 | A3 [15:8] |
A3 [7:0] |
B1 [15:8] |
B1 [7:0] |
||||||
DOUT4 | B0 [15:8] |
B0 [7:0] |
||||||||
DOUT5 | B1 [15:8] |
B1 [7:0] |
||||||||
DOUT6 | B2 [15:8] |
B2 [7:0] |
||||||||
DOUT7 | B3 [15:8] |
B3 [7:0] |