ZHCSQQ1B june 2022 – august 2023 ADC32RF54 , ADC32RF55
PRODUCTION DATA
The internal ADC architecture is sensitive to temperature changes. The devices contains two additional internal ADC cores. One for channel A1/2, and one for channel B1/2 which are used when one of the ADCs is in calibration. The ADCs are calibrated as pairs where one ADC at a time is connected to the internal calibration DAC. The calibration is configured via SPI register writes and can be executed using SPI register writes or using the GPIO1 pin. When executed, the calibration takes ~ 23 ms x 3 GSPS / FS per ADC pair (~11.5 ms x 3 GSPS / FS per ADC). The example in Figure 7-18 shows 2x internal averaging where 4 ADC cores (#1, #2 for chA1 and #6, #7 for chB1) are used in operation and ADCs #5 and #10 for calibration.