ZHCSQQ1B june 2022 – august 2023 ADC32RF54 , ADC32RF55
PRODUCTION DATA
Figure 7-19 shows a timing diagram of the calibration control using GPIO1 pin.
When GPIO1 transitions to LOW logic state:
If GPIO1 is being held low when the calibration of an ADC pair is completed, the next ADC pair is switched and a new calibration is triggered. The order in which ADC pair are calibrated is configured via SPI to serial or random.
When using 2x averaging for example, the calibration is executed for 3 ADC pairs to make sure all ADCs in use have been recently calibrated.
Figure 7-20 shows the ADC switch happens approximate 120 ns after the logic level change on GPIO1 is detected.