ZHCSLJ1C July 2020 – December 2022 ADC3541 , ADC3542 , ADC3543
PRODUCTION DATA
Depending on desired input signal frequency range, the device provides a low power options to drive the ADC inputs. Table 9-3 provides a comparison between the device and the power consumption vs usable frequency trade off.
DEVICE | CURRENT (IQ) PER CHANNEL | USABLE FREQUENCY RANGE |
---|---|---|
THS4561 | 0.8 mA | < 3 MHz |
THS4551 | 1.4 mA | < 10 MHz |
THS4541 | 10 mA | < 70 MHz |
The low pass filter design (topology, filter order) is driven by the application itself. However, when designing the low pass filter, the optimum load impedance for the amplifier should be taken into consideration as well. Between the low pass filter and the ADC input the sampling glitch filter must be added as well as shown in Section 8.3.1.2.1. In this example, the DC - 30 MHz glitch filter is selected.