ZHCSN12B December 2020 – October 2022 ADC3681 , ADC3682 , ADC3683
PRODUCTION DATA
When using decimation, the digital output data is formatted as shown in Figure 8-38 (complex decimation) and Figure 8-39 (real decimation).The output format is illustrated for 18-bit output resolution.
Table 8-4 illustrates the output interface data rate along with the corresponding DCLK/DCLKIN and FCLK frequencies based on output resolution (R), number of SLVDS lanes (L) and complex decimation setting (N).
Furthermore the table shows an actual lane rate example for the 2-, 1- and 1/2-wire interface, 18-bit output resolution and complex decimation by 4.
DECIMATION SETTING | ADC SAMPLING RATE | OUTPUT RESOLUTION | # of WIRES | FCLK | DCLKIN, DCLK | DA/B0,1 |
---|---|---|---|---|---|---|
N | FS | R | L | FS / N | [DA/B0,1] / 2 | FS x 2 x R / L / N |
4 | 65 MSPS | 18 | 2 | 16.25 MHz | 146.25 MHz | 292.5 MHz |
1 | 292.5 MHz | 585 MHz | ||||
55 MSPS | 1/2 | 13.75 MHz | 495 MHz | 990 MHz |
Table 8-5 illustrates the output interface data rate along with the corresponding DCLK/DCLKIN and FCLK frequencies based on output resolution (R), number of SLVDS lanes (L) and real decimation setting (M).
Furthermore the table shows an actual lane rate example for the 2-, 1- and 1/2-wire interface, 18-bit output resolution and real decimation by 4.
DECIMATION SETTING | ADC SAMPLING RATE | OUTPUT RESOLUTION | # of WIRES | FCLK | DCLKIN, DCLK | DA/B0,1 |
---|---|---|---|---|---|---|
M | FS | R | L | FS / M / 2 (L = 2) FS / M (L = 1, 1/2) | [DA/B0,1] / 2 | FS x R / L / M |
4 | 65 MSPS | 18 | 2 | 8.125 MHz | 73.125 MHz | 146.25 MHz |
1 | 16.25 MHz | 146.25 MHz | 292.5 MHz | |||
1/2 | 292.5 MHz | 585 MHz |