ZHCSHA5E july 2010 – july 2023 ADS1013-Q1 , ADS1014-Q1 , ADS1015-Q1
PRODUCTION DATA
The ADS101x-Q1 provide 12 bits of data in binary two's-complement format that is left-justified within the 16-bit Conversion register. A positive full-scale (+FS) input produces an output code of 7FFh and a negative full-scale (–FS) input produces an output code of 800h. The output clips at these codes for signals that exceed full-scale. Table 7-3 summarizes the ideal output codes for different input signals. Figure 7-12 shows code transitions versus input voltage.
INPUT SIGNAL VIN = (VAINP – VAINN) |
IDEAL OUTPUT CODE(1) |
---|---|
≥ +FS (211 – 1) / 211 | 7FFh |
+FS / 211 | 001h |
0 | 000h |
–FS / 211 | FFFh |
≤ –FS | 800h |