ZHCSFJ3A July 2014 – September 2016 ADS1148-Q1
PRODUCTION DATA.
MIN | MAX | UNIT | ||
---|---|---|---|---|
Power-supply voltage | AVDD to AVSS | –0.3 | 5.5 | V |
AVSS to DGND | –2.8 | 0.3 | ||
DVDD to DGND | –0.3 | 5.5 | ||
Analog input voltage | AINx, REFPx, REFNx, VREFOUT, VREFCOM, IEXC1, IEXC2 | AVSS – 0.3 | AVDD + 0.3 | V |
Digital input voltage | SCLK, DIN, DOUT/DRDY, DRDY, CS, START, RESET, CLK | DGND – 0.3 | DVDD + 0.3 | V |
Input current | Continuous, any pin except power-supply pins | –10 | 10 | mA |
Momentary, any pin except power-supply pins | –100 | 100 | ||
Temperature | Junction, TJ | 150 | °C | |
Storage, Tstg | –60 | 150 |
VALUE | UNIT | |||
---|---|---|---|---|
V(ESD) | Electrostatic discharge | Human-body model (HBM), per AEC Q100-002(1) | ±2000 | V |
Charged-device model (CDM), per AEC Q100-011 | ±750 |
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
POWER SUPPLY | ||||||
Analog power supply | AVDD to AVSS | 2.7 | 5.25 | V | ||
AVSS to DGND | –2.65 | 0.1 | ||||
AVDD to DGND | 2.25 | 5.25 | ||||
Digital power supply | DVDD to DGND | 2.7 | 5.25 | V | ||
ANALOG INPUTS(2) | ||||||
VIN | Differential input voltage | V(AINP) – V(AINN)(1) | –VREF / Gain | VREF / Gain | V | |
VCM | Common-mode input voltage | (V(AINP) + V(AINN)) / 2 | See Equation 3 | |||
VOLTAGE REFERENCE INPUTS(3) | ||||||
VREF | Differential reference input voltage | V(REFPx) – V(REFNx) | 0.5 | (AVDD – AVSS) – 1 | V | |
V(REFNx) | Absolute negative reference voltage | AVSS – 0.1 | V(REFPx) – 0.5 | V | ||
V(REFPx) | Absolute positive reference voltage | V(REFNx) + 0.5 | AVDD + 0.1 | V | ||
EXTERNAL CLOCK INPUT(4) | ||||||
fCLK | External clock frequency | 1 | 4.5 | MHz | ||
External clock duty cycle | 25% | 75% | ||||
GENERAL-PURPOSE INPUTS AND OUTPUTS (GPIO) | ||||||
GPIO input voltage | AVSS | AVDD | V | |||
DIGITAL INPUTS | ||||||
Digital input voltage | DGND | DVDD | V | |||
TEMPERATURE RANGE | ||||||
TA | Operating ambient temperature | –40 | 125 | °C |
THERMAL METRIC(1) | ADS1148-Q1 | UNIT | |
---|---|---|---|
PW (TSSOP) | |||
28 PINS | |||
RθJA | Junction-to-ambient thermal resistance | 74.2 | °C/W |
RθJC(top) | Junction-to-case (top) thermal resistance | 20.2 | °C/W |
RθJB | Junction-to-board thermal resistance | 31.8 | °C/W |
ψJT | Junction-to-top characterization parameter | 0.8 | °C/W |
ψJB | Junction-to-board characterization parameter | 31.3 | °C/W |
RθJC(bot) | Junction-to-case (bottom) thermal resistance | n/a | °C/W |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
ANALOG INPUTS | ||||||
Differential input current | 100 | pA | ||||
Absolute input current | See Table 4 | |||||
PGA | ||||||
PGA gain settings | 1, 2, 4, 8, 16, 32, 64, 128 | V/V | ||||
SYSTEM PERFORMANCE | ||||||
Resolution | No missing codes | 16 | Bits | |||
DR | Data rate | 5, 10, 20, 40, 80, 160, 320, 640, 1000, 2000 | SPS | |||
ADC conversion time | Single-cycle settling | See Table 10 | ||||
INL | Integral nonlinearity | Differential input, end point fit, Gain = 1, VCM = 2.5 V |
–1 | 0.5 | 1 | LSB |
Offset error | After calibration | –1 | 1 | LSB | ||
Offset drift | Gain = 1 | 100 | nV/°C | |||
Gain = 128 | 15 | nV/°C | ||||
Gain error | Excluding VREF errors | –0.5% | 0.5% | |||
Gain drift | Gain = 1, excludes VREF drift | 1 | ppm°C | |||
Gain = 128, excludes VREF drift | –3.5 | ppm/°C | ||||
Noise | See Table 1 and Table 2 | |||||
NMRR | Normal mode rejection | See Table 6 | ||||
CMRR | Common-mode rejection ratio | At dc, gain = 1 | 90 | dB | ||
At dc, gain = 32 | 100 | |||||
PSRR | Power-supply rejection ratio | AVDD, DVDD at dc | 100 | dB | ||
VOLTAGE REFERENCE INPUTS | ||||||
Reference input current | 30 | nA | ||||
INTERNAL VOLTAGE REFERENCE | ||||||
VREF | Internal reference voltage | 2.038 | 2.048 | 2.058 | V | |
Reference drift(1) | TA = –40°C to +125°C | 20 | 50 | ppm/°C | ||
Output current(2) | –10 | 10 | mA | |||
Load regulation | 50 | µV/mA | ||||
INTERNAL OSCILLATOR | ||||||
Internal oscillator frequency | 3.85 | 4.096 | 4.3 | MHz | ||
EXCITATION CURRENT SOURCES (IDACs) | ||||||
Output current settings | 50, 100, 250, 500, 750, 1000, 1500 | µA | ||||
Compliance voltage | All currents | See Figure 9 and Figure 10 | ||||
Absolute error | All currents, each IDAC | –6% | ±1% | 6% | ||
Absolute mismatch | All currents, between IDACs | ±0.2% | ||||
Temperature drift | Each IDAC | 200 | ppm/°C | |||
Temperature drift matching | Between IDACs | 10 | ppm/°C | |||
BURN-OUT CURRENT SOURCES | ||||||
Burn-out current source settings | 0.5, 2, 10 | µA | ||||
BIAS VOLTAGE | ||||||
Bias voltage | (AVDD + AVSS) / 2 | V | ||||
Bias voltage output impedance | 400 | Ω | ||||
TEMPERATURE SENSOR | ||||||
Output voltage | TA = 25°C | 118 | mV | |||
Temperature coefficient | 405 | µV/°C | ||||
GENERAL-PURPOSE INPUTS AND OUTPUTS (GPIO) | ||||||
VIL | Low-level input voltage | AVSS | 0.3 × AVDD | V | ||
VIH | High-level input voltage | 0.7 × AVDD | AVDD | V | ||
VOL | Low-level output voltage | IOL = 1 mA | AVSS | 0.2 × AVDD | V | |
VOH | High-level output voltage | IOH = 1 mA | 0.8 × AVDD | V | ||
DIGITAL INPUTS AND OUTPUTS (OTHER THAN GPIO) | ||||||
VIL | Low-level input voltage | DGND | 0.3 × DVDD | V | ||
VIH | High-level input voltage | 0.7 × DVDD | DVDD | V | ||
VOL | Low-level output voltage | IOL = 1 mA | DGND | 0.2 × DVDD | V | |
VOH | High-level output voltage | IOH = 1 mA | 0.8 × DVDD | V | ||
Input leakage | DGND < VIN < DVDD | –10 | 10 | µA | ||
POWER SUPPLY | ||||||
IAVDD | Analog supply current | Power-down mode | 0.1 | µA | ||
Converting, AVDD = 3.3 V, DR = 20 SPS, external reference |
212 | |||||
Converting, AVDD = 5 V, DR = 20 SPS, external reference |
225 | |||||
Additional current with internal reference enabled | 180 | |||||
IDVDD | Digital supply current | Power-down mode | 0.2 | µA | ||
Normal operation, DVDD = 3.3 V, DR = 20 SPS, internal oscillator |
210 | |||||
Normal operation, DVDD = 5 V, DR = 20 SPS, internal oscillator |
230 | |||||
PD | Power dissipation | AVDD = DVDD = 3.3 V, DR = 20 SPS, internal oscillator, external reference |
1.4 | mW | ||
AVDD = DVDD = 5 V, DR = 20 SPS, internal oscillator, external reference |
2.3 |
MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|
SERIAL INTERFACE (See Figure 1 and Figure 2) | |||||
tCSSC | Delay time, first SCLK rising edge after CS falling edge | 10 | ns | ||
tSCCS | Delay time, CS rising edge after final SCLK falling edge | 7 | tCLK(1) | ||
tCSPW | Pulse duration, CS high | 7 | tCLK | ||
tSCLK | SCLK period | 488 | ns | ||
64 | Conversions | ||||
tSPWH | Pulse duration, SCLK high | 0.3 | 0.7 | tSCLK | |
tSPWL | Pulse duration, SCLK low | 0.3 | 0.7 | tSCLK | |
tDIST | Setup time, DIN valid before SCLK falling edge | 25 | ns | ||
tDIHD | Hold time, DIN valid after SCLK falling edge | 25 | ns | ||
tSTD | Setup time, SCLK low before DRDY rising edge | 7 | tCLK | ||
tDTS | Delay time, SCLK rising edge after DRDY falling edge | 1 | tCLK | ||
MINIMUM START TIME PULSE DURATION (See Figure 3) | |||||
tSTART | Pulse duration, START high | 3 | tCLK | ||
RESET PULSE DURATION, SERIAL INTERFACE COMMUNICATION AFTER RESET (See Figure 4) | |||||
tRESET | Pulse duration, RESET low | 4 | tCLK | ||
tRHSC | Delay time, SCLK rising edge (start of serial interface communication) after RESET rising edge | 0.6(2) | ms |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
tDOPD | Propagation delay time, SCLK rising edge to valid new DOUT |
DVDD ≤ 3.6 V | 50 | ns | ||
DVDD > 3.6 V | 180 | |||||
tDOHD | DOUT hold time | 0 | ns | |||
tCSDO | Propagation delay time, CS rising edge to DOUT high impedance |
25 | ns | |||
tPWH | Pulse duration, DRDY high | 3 | tCLK |
32 units |
IDAC current settings |
AVDD = 5 V |
AVDD = 3.3 V |
1.5-mA setting, 10 units |
DVDD = 5 V |
DVDD = 3.3 V |