ZHCSGA6A February 2017 – June 2017 ADS114S06 , ADS114S08
PRODUCTION DATA.
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
POWER SUPPLY | ||||||
Analog power supply | AVDD to AVSS | 2.7 | 5.25 | V | ||
AVSS to DGND | –2.625 | 0 | 0.05 | |||
AVDD to DGND | 1.5 | 5.25 | ||||
Digital core power supply | DVDD to DGND | 2.7 | 3.6 | V | ||
Digital IO power supply | IOVDD to DGND | DVDD | 5.25 | V | ||
ANALOG INPUTS(1) | ||||||
V(AINx) | Absolute input voltage(2) | PGA bypassed | AVSS – 0.05 | AVDD + 0.05 | V | |
PGA enabled, gain = 1 to 16 | AVSS + 0.15 + |VINMAX|·(Gain – 1) / 2 | AVDD – 0.15 – |VINMAX|·(Gain –1) / 2 | ||||
PGA enabled, gain = 32 to 128 | AVSS + 0.15 + 15.5·|VINMAX| | AVDD – 0.15 – 15.5·|VINMAX| | ||||
VIN | Differential input voltage | VIN = VAINP – VAINN | –VREF / Gain | VREF / Gain | V | |
VOLTAGE REFERENCE INPUTS(3) | ||||||
VREF | Differential reference input voltage | VREF = V(REFPx) – V(REFNx) | 0.5 | AVDD – AVSS | V | |
V(REFNx) | Absolute negative reference voltage | Negative reference buffer disabled | AVSS – 0.05 | V(REFPx) – 0.5 | V | |
Negative reference buffer enabled | AVSS | V(REFPx) – 0.5 | V | |||
V(REFPx) | Absolute positive reference voltage | Positive reference buffer disabled | V(REFNx) + 0.5 | AVDD + 0.05 | V | |
Positive reference buffer enabled | V(REFNx) + 0.5 | AVDD | V | |||
EXTERNAL CLOCK SOURCE(4) | ||||||
fCLK | External clock frequency | 2 | 4.096 | 4.5 | MHz | |
Duty cycle | 40% | 50% | 60% | |||
GENERAL-PURPOSE INPUTS (GPIOs) | ||||||
Input voltage | AVSS – 0.05 | AVDD + 0.05 | V | |||
DIGITAL INPUTS (Other than GPIOs) | ||||||
Input voltage | DGND | IOVDD | V | |||
TEMPERATURE RANGE | ||||||
TA | Operating ambient temperature | –50 | 125 | °C |