ZHCSGS4A August 2017 – February 2020 ADS114S06B , ADS114S08B
PRODUCTION DATA.
请参考 PDF 数据表获取器件具体的封装图。
The devices offer digital filter options for decimation of the digital data stream coming from the delta-sigma modulator. The implementation of the digital filter is determined by the data rate setting. Figure 46 shows the digital filter implementation.
The low-latency digital filter is a finite impulse response (FIR) filter that provides settled data, given that the analog input signal has settled to the final value before the conversion is started. This digital filter implementation is especially useful when multiple channels must be scanned in minimal time.
NOTE:
LL filter = low-latency filter.The device requires a set number of modulator clocks to output a single ADC conversion data. This number is known as the oversampling ratio (OSR). The OSR of the digital filter is set using the DR[3:0] bits in the data rate register. Equation 8 determines the data rate.
Table 5 shows the relationship between the data rate and oversampling ratio.
NOMINAL DATA RATE
(SPS)(1) |
DATA RATE REGISTER
DR[3:0] |
OVERSAMPLING
RATIO(2) |
---|---|---|
2.5 | 0000 | 102400 |
5 | 0001 | 51200 |
10 | 0010 | 25600 |
16.6 | 0011 | 15360 |
20 | 0100 | 12800 |
50 | 0101 | 5120 |
60 | 0110 | 4264 |
100 | 0111 | 2560 |
200 | 1000 | 1280 |
400 | 1001 | 640 |
800 | 1010 | 320 |
1000 | 1011 | 256 |
2000 | 1100 | 128 |
4000 | 1101 | 64 |