ZHCSQZ9A March 2022 – October 2022 ADS117L11
PRODUCTION DATA
Return to the Register Map Overview.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DELAY[2:0] | FILTER[4:0] | ||||||
R/W-000b | R/W-00000b | ||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7:5 | DELAY[2:0] | R/W | 000b | Conversion-start
delay time selection. 000b = 0 001b = 4 010b = 8 011b = 16 100b = 32 101b = 128 110b = 512 111b = 1024 |
4:0 | FILTER[4:0] | R/W | 00000b | Digital filter
mode and oversampling ratio selection. 00000 = wideband, OSR = 32 00001 = wideband, OSR = 64 00010 = wideband, OSR = 128 00011 = wideband, OSR = 256 00100 = wideband, OSR = 512 00101 = wideband, OSR = 1024 00110 = wideband, OSR = 2048 00111 = wideband, OSR = 4096 01000 = sinc4, OSR = 12 01001 = sinc4, OSR = 16 01010 = sinc4, OSR = 24 01011 = sinc4, OSR = 32 01100 = sinc4, OSR = 64 01101 = sinc4, OSR = 128 01110 = sinc4, OSR = 256 01111 = sinc4, OSR = 512 10000 = sinc4, OSR = 1024 10001 = sinc4, OSR = 2048 10010 = sinc4, OSR = 4096 10011 = sinc4, OSR = 32 + sinc1, OSR = 2 10100 = sinc4, OSR = 32 + sinc1, OSR = 4 10101 = sinc4, OSR = 32 + sinc1, OSR = 10 10110 = sinc4, OSR = 32 + sinc1, OSR = 20 10111 = sinc4, OSR = 32 + sinc1, OSR = 40 11000 = sinc4, OSR = 32 + sinc1, OSR = 100 11001 = sinc4, OSR = 32 + sinc1, OSR = 200 11010 = sinc4, OSR = 32 + sinc1, OSR = 400 11011 = sinc4, OSR = 32 + sinc1, OSR = 1000 11100 = sinc3, OSR = 26667 11101 = sinc3, OSR = 32000 11110 = sinc3, OSR = 32000 + sinc1, OSR = 3 11111 = sinc3, OSR = 32000 + sinc1, OSR = 5 |