ZHCSQZ9A March 2022 – October 2022 ADS117L11
PRODUCTION DATA
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
POWER SUPPLY | ||||||
Analog power supply | AVDD1 to AVSS, high-speed mode | 4.5 | 5.5 | V | ||
AVDD1 to AVSS, low-speed mode | 2.85 | 5.5 | ||||
AVDD1 to DGND | 1.65 | |||||
Absolute ratio of AVSS / AVDD1 to DGND | 1.2 | V/V | ||||
AVDD2 to AVSS | 1.74 | 5.5 | V | |||
AVSS to DGND | –2.75 | 0 | ||||
Digital power supply | IOVDD to DGND | 1.65 | 5.5 | V | ||
ANALOG INPUTS | ||||||
VAINP, VAINN |
Absolute input voltage | Precharge buffer off | AVSS – 0.05 | AVDD1 + 0.05 | V | |
Precharge buffer on | AVSS + 0.1 | AVDD1 – 0.1 | ||||
VIN | Differential input voltage VIN = VAINP – VAINN |
1x input range | –VREF | VREF | V | |
2x input range | –2∙VREF | 2∙VREF | ||||
VOLTAGE REFERENCE INPUTS | ||||||
VREF | Differential reference voltage VREF = VREFP – VREFN |
Low-reference range | 0.5 | 2.5 | 2.75 | V |
High-reference range | 1 | 4.096 | AVDD1 – AVSS | |||
VREFN | Negative reference voltage | AVSS – 0.05 | V | |||
VREFP | Positive reference voltage | REFP precharge buffer off | AVDD1 + 0.05 | V | ||
REFP precharge buffer on | AVDD1 – 0.7 | |||||
EXTERNAL CLOCK SOURCE | ||||||
fCLK | Clock frequency | High-speed mode | 0.5 | 25.6 | 26.2 | MHz |
Low-speed mode | 0.5 | 3.2 | 3.28 | |||
DIGITAL INPUTS | ||||||
VIL | Logic input voltage, low | DGND | 0.3∙IOVDD | V | ||
VIH | Logic input voltage, high | 0.7∙IOVDD | IOVDD | V | ||
TEMPERATURE RANGE | ||||||
TA | Operating ambient temperature | –45 | 125 | °C |