ZHCSKD9 October 2019 ADS1235-Q1
PRODUCTION DATA.
The ADC can be configured to provide tradeoffs between conversion noise, sample rate and conversion settling time. Table 42 summarizes the design performance goals. Table 43 summarizes the design parameters.
1 kΩ fixed-value precision resistors simulate the bridge circuit. One of the four resistor values is unbalanced (1.008 kΩ) in order to generate a 10 mV output signal to simulate a full scale output with 2 mV/V bridge gauge factor when used with 5 V excitation.
DESIGN GOAL | VALUE |
---|---|
Noise free resolution (counts) | > 100,000 counts |
Sample rate | 10 SPS |
Settling time | 200 ms |
DESIGN PARAMETER | DESIGN VALUE |
---|---|
Bridge resistance | 1 kΩ |
Bridge excitation voltage | 5 V |
Bridge gauge factor | 2 mV/V |
Bridge full scale signal | 10 mV |