ZHCSJY1A June 2019 – January 2021 ADS125H01
PRODUCTION DATA
After the supply voltages cross the respective reset thresholds at power-up, the ADC is reset and after 216 fCLK cycles the ADC is ready for communication. Until this time, DRDY is held low. DRDY is then driven high to indicate when ADC communication can begin. The conversion cycle starts 512 fCLK cycles after DRDY asserts high if START is high. See Figure 7-4 for power-on reset behavior.