ZHCSJY1A June 2019 – January 2021 ADS125H01
PRODUCTION DATA
Table 10-1 shows the design goals of the analog input PLC module. The ADC programmability allows various tradeoffs of sample rate, conversion noise, and conversion latency. Table 10-2 shows the design parameters of the analog input PLC module.
DESIGN GOAL | VALUE |
---|---|
Accuracy | ±0.1% |
Temperature range (internal module) | 0°C to +105°C |
Update rate | 50 µs |
Effective resolution | 18 bits |
DESIGN PARAMETER | VALUE |
---|---|
Nominal signal range | ±10 V |
Extended range | ±12 V |
Input impedance | 100 MΩ |
Overvoltage rating | ±35 V |