ZHCSIZ6C October 2018 – June 2019 ADS125H02
PRODUCTION DATA.
The digital filter averages data from the modulator to produce the conversion result. The discrete stages of the digital filter must have settled data to provide fully settled output data. The order and the decimation ratio of the digital filter determine the amount of data averaged that affects the latency of the conversion data. The FIR and sinc1 filter modes are zero latency because the ADC provides the conversion result in one conversion cycle. Latency time is an important consideration for data throughput in multiplexed applications.
Table 8 lists the conversion latency values of the ADC. Conversion latency is defined as the time from the start of the first conversion by taking the START pin high or sending the start command to when the conversion data are ready. The ADC is designed to provide fully settled data under this condition. The conversion latency values listed in Table 8 include the programmable start-conversion delay equal to 50 µs before the digital filter starts, which also includes overhead time for final data processing. After the first conversion completes in continuous conversion mode, the period of the next conversions are equal to 1 / fDATA. The first conversion latency time in auto-zero mode has twice the values listed in Table 8. The values listed in Table 8 are equal to the period of the next conversions.
DATA RATE
(SPS) |
CONVERSION LATENCY TIME (t(STDR)(1), ms) | |||||
---|---|---|---|---|---|---|
SINC1 | SINC2 | SINC3 | SINC4 | SINC5 | FIR | |
2.5 | 400.4 | 800.4 | 1,200 | 1,600 | — | 402.2 |
5 | 200.4 | 400.4 | 600.4 | 800.4 | — | 202.2 |
10 | 100.4 | 200.4 | 300.4 | 400.4 | — | 102.2 |
16.6 | 60.43 | 120.4 | 180.4 | 240.4 | — | — |
20 | 50.43 | 100.4 | 150.4 | 200.4 | — | 52.22 |
50 | 20.43 | 40.42 | 60.43 | 80.43 | — | — |
60 | 17.09 | 33.76 | 50.43 | 67.09 | — | — |
100 | 10.43 | 20.42 | 30.43 | 40.43 | — | — |
400 | 2.925 | 5.424 | 7.925 | 10.43 | — | — |
1200 | 1.258 | 2.091 | 2.925 | 3.758 | — | — |
2400 | 0.841 | 1.258 | 1.675 | 2.091 | — | — |
4800 | 0.633 | 0.841 | 1.050 | 1.258 | — | — |
7200 | 0.564 | 0.702 | 0.841 | 0.980 | — | — |
14400 | — | — | — | — | 0.423 | — |
19200 | — | — | — | — | 0.336 | — |
25600 | — | — | — | — | 0.271 | — |
40000 | — | — | — | — | 0.179 | — |
As shown in Figure 77, if the input signal changes during the conversion phase, the conversion data are a mix of old and new data. After an unsynchronized input change, the number of conversion periods required to provide fully settled output data are calculated by dividing the conversion latency by the nominal period and then adding one additional conversion. In auto-zero mode, use twice the latency values plus one additional conversion.