ZHCSJC0 January 2019 ADS1260-Q1 , ADS1261-Q1
ADVANCE INFORMATION for pre-production products; subject to change without notice.
PARAMETER | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|
SERIAL INTERFACE | |||||
tw(DRH) | Pulse duration, DRDY high | 16 | 1/fCLK | ||
tp(CSDO) | Propagation delay time, CS falling edge to DOUT/DRDY driven | 0 | 50 | ns | |
tp(SCDO1) | Propagation delay time, SCLK rising edge to valid DOUT/DRDY | 40 | ns | ||
th(SCDO1) | Hold time, SCLK rising edge to invalid data on DOUT/DRDY | 0 | ns | ||
th(SCDO2) | Hold time, last SCLK falling edge of operation to invalid data on DOUT/DRDY | 15 | ns | ||
tp(SCDO2) | Propagation delay time, last SCLK falling edge to valid data ready function on DOUT/DRDY | 110 | ns | ||
tp(CSDOZ) | Propagation delay time, CS rising edge to DOUT/DRDY high impedance | 50 | ns | ||
RESET | |||||
tp(RSCN) | Propagation delay time, RESET rising edge or RESET command to start of conversion | 512 | 1/fCLK | ||
tp(PRCM) | Propagation delay time, power-on threshold voltage to ADC communication | 216 | 1/fCLK | ||
tp(CMCN) | Propagation delay time, ADC communication to conversion start | 512 | 1/fCLK | ||
AC EXCITATION | |||||
td(ACX) | Delay time, phase-to-phase blanking period | 8 | 1/fCLK | ||
tc(ACX) | ACX period | 2 | tSTDR | ||
CONVERSION CONTROL | |||||
tp(STDR) | Propagation delay time, START high or START command to DRDY high | 2 | 1/fCLK |