ZHCSIS6B September 2018 – December 2018 ADS1278-SP
PRODUCTION DATA.
Depending on the accuracy and speed requirements of the sensing application to be digitized by the ADC1278-SP, users must first determine the optimal device configuration. Table 16 shows the possible configurations for device for the maximum fCLKIN for each configuration. The yellow highlighted columns indicate user defined inputs (through I/O pins) to the device, while the italic row indicates the default configuration of the ADS1278EVM-CVAL EVM that is available as a reference design. As shown, a maximum data rate of 52734 SPS is possible while using the High Resolution mode, which yields a typical SNR of 111 dB or an ENOB of 18 bits.
Mode | CLKDIV | fCLK/fMOD | fCLKIN_max (MHz) | Oversampling (fMOD/fDATA) | fMOD
(MHz) |
fDATA_max (SPS) | fCLKIN/fMOD |
---|---|---|---|---|---|---|---|
High-Speed | 1 | 4 | 32.768 | 64 | 8.192 | 128000 | 4 |
High-Speed | 1 | 4 | 32.768 | 64 | 8.192 | 128000 | 4 |
High-Speed | 1 | 4 | 27 | 64 | 6.75 | 105469 | 4 |
High Resolution | 1 | 4 | 27 | 128 | 6.75 | 52734 | 4 |
Low-Power | 1 | 8 | 27 | 64 | 3.375 | 52734 | 8 |
Low-Power | 0 | 4 | 13.5 | 64 | 3.375 | 52734 | 4 |
Low-Speed | 1 | 40 | 27 | 64 | 0.675 | 10547 | 40 |
Low-Speed | 0 | 8 | 5.4 | 64 | 0.675 | 10547 | 8 |