ZHCSF11B April 2016 – September 2016 ADS127L01
PRODUCTION DATA.
PIN | I/O | DESCRIPTION(3) | |||
---|---|---|---|---|---|
NO. | NAME | ||||
1 | LVDD | Supply | LVDD analog supply. INTLDO = 0: LVDD is an analog-supply output pin. Connect a 1-µF capacitor to AGND. INTLDO = 1: LVDD is an analog-supply input pin. Connect to a 1.8-V supply. |
||
2 | CAP1 | Analog output | Modulator common-mode voltage. Connect a 1-µF capacitor to AGND |
||
3 | AINN | Analog input | Negative analog input. | ||
4 | AINP | Analog input | Positive analog input. | ||
5 | AGND | Supply | Analog ground. | ||
6 | AVDD | Supply | Analog supply. Connect a 1-μF capacitor to AGND. |
||
7 | REXT | Analog input | Analog power-scaling bias resistor pin. Recommended external resistor values: REXT = 60.4 kΩ to AGND for high-resolution (HR) and low-power (LP) modes REXT = 120 kΩ to AGND for very-low-power (VLP) mode |
||
8 | INTLDO | Digital input | LVDD voltage selection pin (pull high to AVDD or low to AGND through 10-kΩ resistor). 0: Internal analog low-dropout regulator (LDO) for LVDD voltage supply. 1: External LVDD voltage supply. |
||
9 | REFP | Analog input | Positive analog reference input. Connect a minimum 10-μF capacitor to REFN |
||
10 | REFN | Analog input | Negative analog reference input. | ||
11 | CAP2 | Analog output | Reference common-mode voltage. Connect a 1-µF capacitor to AGND. |
||
12 | FILTER1 | Digital input | Digital filter select pin(1). 00: Wideband 1 filter (WB1) 01: Wideband 2 filter (WB2) 10: Low-latency filter (LL) 11: Reserved |
||
13 | FILTER0 | Digital input | |||
14 | FSMODE | Digital input | Frame-sync mode pin(1). 0: Slave mode 1: Master mode. Applies to Frame-Sync interface mode only. No effect in SPI interface mode. |
||
15 | OSR1 | Digital input | Oversampling ratio (OSR) pin for the decimation filters(1). Wideband filters, FILTER[1:0] = 00 or 01: 00: 32x oversampling (OSR 32) 01: 64x oversampling (OSR 64) 10: 128x oversampling (OSR 128) 11: 256x oversampling (OSR 256) Low-latency filter, FILTER[1:0] = 10: 00: 32x oversampling (OSR 32) 01: 128x oversampling (OSR 128) 10: 512x oversampling (OSR 512) 11: 2048x oversampling (OSR 2048) |
||
16 | OSR0 | Digital input | |||
17 | START | Digital input | Synchronization signal to start or restart a conversion. | ||
18 | DAISYIN | Digital input | Daisy-chain input. | ||
19 | DRDY/FSYNC | Digital input/output | SPI interface: Data ready, active low(2). Frame-sync interface: Frame-sync input signal(2) |
||
20 | DOUT | Digital output | Serial data output | ||
21 | DIN | Digital input | Serial data input. Tie directly to DGND when using the frame-sync interface. |
||
22 | SCLK | Digital input/output | Serial clock input(2). | ||
23 | CS | Digital input | Chip select. Tie directly to DGND when using the frame-sync interface. |
||
24 | CLK | Digital input | Master clock input. | ||
25 | CAP3 | Analog output | Internally-generated digital operating voltage. Connect a 1-µF capacitor to DGND. |
||
26 | DGND | Supply | Digital ground. | ||
27 | DVDD | Supply | Digital supply. Connect a 1-μF capacitor to DGND(2) |
||
28 | RESET/PWDN | Digital input | Reset or power-down pin, active low(2). | ||
29 | HR | Digital input | ADC operating mode(1). 1: High-resolution (HR) 0: Low-power (LP) or very-low-power (VLP)(4) |
||
30 | FORMAT | Digital input | Interface select pin(1). 0: SPI 1: Frame-Sync |
||
31 | AGND | Supply | Analog ground. | ||
32 | AVDD | Supply | Analog supply. Decouple AVDD to AGND with a 1-μF capacitor. |