ZHCSK67B June 2017 – August 2019 ADS1287
PRODUCTION DATA.
MIN | MAX | UNIT | |||
---|---|---|---|---|---|
SERIAL INTERFACE | |||||
td(CSSC) | Delay time, CS falling edge to first SCLK rising edge | 40 | ns | ||
tc(SC) | SCLK period | 250 | ns | ||
SCLK period specific to SYNC and RESET commands | 2 | 1 / fCLK | |||
tw(SCH), tw(SCL) | Pulse duration, SCLK high and low(1) | 100 | ns | ||
Pulse duration, SCLK high and low specific to SYNC and RESET commands | 0.8 | 1 / fCLK | |||
tsu(DI) | Setup time, DIN valid before SCLK rising edge | 50 | ns | ||
th(DI) | Hold time, DIN valid after SCLK rising edge | 50 | ns | ||
tw(CSH) | Pulse duration, CS high | 100 | ns | ||
td(SCCS) | Delay time, last SCLK rising edge to CS rising edge | 24 | 1 / fCLK | ||
td(CMBT) | Delay time, after each byte within and between command sequences(3) | 24 | 1 / fCLK | ||
SYNCHRONIZATION | |||||
td(CLSY) | Delay time, CLK rising edge to SYNC rising edge(2) | 30 | –30 | ns | |
tw(SYH), tw(SYL) | Pulse duration, SYNC high or SYNC low | 2 | 1 / fCLK | ||
RESET | |||||
tsu(RSCL) | Setup time, RESET rising edge to a specific CLK rising edge | 10 | ns | ||
tw(RSL) | Pulse duration, RESET low | 2 | 1 / fCLK |