ZHCSK67B June 2017 – August 2019 ADS1287
PRODUCTION DATA.
Chip select is an active-low input that enables the ADC serial interface for communication. CS must remain low for the duration of the ADC data transfer. When CS is high, SCLK activity is ignored, in-progress data transfer or commands are terminated, and DOUT (data output pin) enters a high-impedance state. When CS is driven high, the ADC terminates standby mode and also resets the mode to read data continuous (RDATAC); see the Stop-Read-Data-Continuous-Mode (SDATAC) section for more information.