tc(CLKIN)
|
External clock period |
Single device |
64 |
|
40 |
|
ns |
Multiple device chaining |
88 |
|
56 |
|
tw(CP)
|
Pulse duration,
CLKIN high or low |
Single device |
32 |
|
20 |
|
ns |
Multiple device chaining |
44 |
|
28 |
|
tc(SC)
|
SCLK period
|
2 |
|
2 |
|
tCLKIN
|
tw(SCHL)
|
Pulse duration, SCLK high or low |
1 |
|
1 |
|
tCLKIN
|
tsu(DI)
|
Setup time, DIN valid before SCLK falling edge |
5 |
|
5 |
|
ns |
th(DI)
|
Hold time, DIN valid after SCLK falling edge |
8 |
|
8 |
|
ns |
tw(RSL)
|
Pulse duration, RESET low |
800
|
|
800 |
|
ns |