ZHCSEV8D
March 2016 – January 2018
ADS131A02
,
ADS131A04
PRODUCTION DATA.
1
特性
2
应用
3
说明
简化框图
4
修订历史记录
5
Device Comparison Table
6
Pin Configuration and Functions
Pin Functions
7
Specifications
7.1
Absolute Maximum Ratings
7.2
ESD Ratings
7.3
Recommended Operating Conditions
7.4
Thermal Information
7.5
Electrical Characteristics
7.6
Timing Requirements: Asynchronous Interrupt Interface Mode
7.7
Switching Characteristics: Asynchronous Interrupt Interface Mode
7.8
Timing Requirements: Synchronous Master Interface Mode
7.9
Switching Characteristics: Synchronous Master Interface Mode
7.10
Timing Requirements: Synchronous Slave Interface Mode
7.11
Switching Characteristics: Synchronous Slave Interface Mode
7.12
Typical Characteristics
8
Parameter Measurement Information
8.1
Noise Measurements
9
Detailed Description
9.1
Overview
9.2
Functional Block Diagram
9.3
Feature Description
9.3.1
Clock
9.3.1.1
XTAL1/CLKIN and XTAL2
9.3.1.2
ICLK
9.3.1.3
MODCLK
9.3.1.4
Data Rate
9.3.2
Analog Input
9.3.3
Input Overrange and Underrange Detection
9.3.4
Reference
9.3.5
ΔΣ Modulator
9.3.6
Digital Decimation Filter
9.3.7
Watchdog Timer
9.4
Device Functional Modes
9.4.1
Low-Power and High-Resolution Mode
9.4.2
Power-Up
9.4.3
Standby and Wake-Up Mode
9.4.4
Conversion Mode
9.4.5
Reset (RESET)
9.5
Programming
9.5.1
Interface Protocol
9.5.1.1
Device Word Length
9.5.1.2
Fixed versus Dynamic-Frame Mode
9.5.1.3
Command Word
9.5.1.4
Status Word
9.5.1.5
Data Words
9.5.1.6
Cyclic Redundancy Check (CRC)
9.5.1.6.1
Computing the CRC
9.5.1.7
Hamming Code Error Correction
9.5.2
SPI Interface
9.5.2.1
Asynchronous Interrupt Mode
9.5.2.1.1
Chip Select (CS)
9.5.2.1.2
Serial Clock (SCLK)
9.5.2.1.3
Data Input (DIN)
9.5.2.1.4
Data Output (DOUT)
9.5.2.1.5
Data Ready (DRDY)
9.5.2.1.6
Asynchronous Interrupt Mode Data Retrieval
9.5.2.2
Synchronous Master Mode
9.5.2.2.1
Serial Clock (SCLK)
9.5.2.2.2
Data Input (DIN)
9.5.2.2.3
Data Output (DOUT)
9.5.2.2.4
Data Ready (DRDY)
9.5.2.2.5
Chip Select (CS)
9.5.2.2.6
Synchronous Master Mode Data Retrieval
9.5.2.3
Synchronous Slave Mode
9.5.2.3.1
Chip Select (CS)
9.5.2.3.2
Serial Clock (SCLK)
9.5.2.3.3
Data Input (DIN)
9.5.2.3.4
Data Output (DOUT)
9.5.2.3.5
Data Ready (DRDY)
9.5.2.3.6
Synchronous Slave Mode Data Retrieval
9.5.2.4
ADC Frame Complete (DONE)
9.5.3
SPI Command Definitions
9.5.3.1
NULL: Null Command
9.5.3.2
RESET: Reset to POR Values
9.5.3.3
STANDBY: Enter Standby Mode
9.5.3.4
WAKEUP: Exit STANDBY Mode
9.5.3.5
LOCK: Lock ADC Registers
9.5.3.6
UNLOCK: Unlock ADC Registers
9.5.3.6.1
UNLOCK from POR or RESET
9.5.3.7
RREG: Read a Single Register
9.5.3.8
RREGS: Read Multiple Registers
9.5.3.9
WREG: Write Single Register
9.5.3.10
WREGS: Write Multiple Registers
9.6
Register Maps
9.6.1
User Register Description
9.6.1.1
ID_MSB: ID Control Register MSB (address = 00h) [reset = xxh]
Table 16.
ID_MSB Register Field Descriptions
9.6.1.2
ID_LSB: ID Control Register LSB (address = 01h) [reset = xxh]
Table 17.
ID_LSB Register Field Descriptions
9.6.1.3
STAT_1: Status 1 Register (address = 02h) [reset = 00h]
Table 18.
STAT_1 Register Field Descriptions
9.6.1.4
STAT_P: Positive Input Fault Detect Status Register (address = 03h) [reset = 00h]
Table 19.
STAT_P Register Field Descriptions
9.6.1.5
STAT_N: Negative Input Fault Detect Status Register (address = 04h) [reset = 00h]
Table 20.
STAT_N Register Field Descriptions
9.6.1.6
STAT_S: SPI Status Register (address = 05h) [reset = 00h]
Table 21.
STAT_S Register Field Descriptions
9.6.1.7
ERROR_CNT: Error Count Register (address = 06h) [reset = 00h]
Table 22.
ERROR_CNT Register Field Descriptions
9.6.1.8
STAT_M2: Hardware Mode Pin Status Register (address = 07h) [reset = xxh]
Table 23.
STAT_M2 Register Field Descriptions
9.6.1.9
Reserved Registers (address = 08h to 0Ah) [reset = 00h]
Table 24.
Reserved Registers Field Descriptions
9.6.1.10
A_SYS_CFG: Analog System Configuration Register (address = 0Bh) [reset = 60h]
Table 25.
A_SYS_CFG Register Field Descriptions
9.6.1.11
D_SYS_CFG: Digital System Configuration Register (address = 0Ch) [reset = 3Ch]
Table 27.
D_SYS_CFG Register Field Descriptions
9.6.1.12
CLK1: Clock Configuration 1 Register (address = 0Dh) [reset = 08h]
Table 28.
CLK1 Register Field Descriptions
9.6.1.13
CLK2: Clock Configuration 2 Register (address = 0Eh) [reset = 86h]
Table 29.
CLK2 Register Field Descriptions
9.6.1.14
ADC_ENA: ADC Channel Enable Register (address = 0Fh) [reset = 00h]
Table 31.
ADC_ENA Register Field Descriptions
9.6.1.15
Reserved Register (address = 10h) [reset = 00h]
Table 32.
Reserved Register Field Descriptions
9.6.2
ADCx: ADC Channel Digital Gain Configuration Registers (address = 11h to 14h) [reset = 00h]
Table 33.
ADCx Registers Field Descriptions
10
Application and Implementation
10.1
Application Information
10.1.1
Unused Inputs and Outputs
10.1.2
Power Monitoring Specific Applications
10.1.3
Multiple Device Configuration
10.1.3.1
First Device Configured in Asynchronous Interrupt Mode
10.1.3.2
First Device Configured in Synchronous Master Mode
10.1.3.3
All Devices Configured in Synchronous Slave Mode
10.2
Typical Application
10.2.1
Design Requirements
10.2.2
Detailed Design Procedure
10.2.3
Application Curve
10.3
Do's and Don'ts
10.4
Initialization Set Up
11
Power Supply Recommendations
11.1
Negative Charge Pump
11.2
Internal Digital LDO
11.3
Power-Supply Sequencing
11.4
Power-Supply Decoupling
12
Layout
12.1
Layout Guidelines
12.2
Layout Example
13
器件和文档支持
13.1
文档支持
13.1.1
相关文档
13.2
相关链接
13.3
接收文档更新通知
13.4
社区资源
13.5
商标
13.6
静电放电警告
13.7
Glossary
14
机械、封装和可订购信息
封装选项
机械数据 (封装 | 引脚)
PBS|32
MPQF027A
散热焊盘机械数据 (封装 | 引脚)
PBS|32
QFND381
订购信息
zhcsev8d_oa
zhcsev8d_pm
9.2
Functional Block Diagram
千亿体育app官网登录(中国)官方网站IOS/安卓通用版/手机APP
|
米乐app下载官网(中国)|ios|Android/通用版APP最新版
|
米乐|米乐·M6(中国大陆)官方网站
|
千亿体育登陆地址
|
华体会体育(中国)HTH·官方网站
|
千赢qy国际_全站最新版千赢qy国际V6.2.14安卓/IOS下载
|
18新利网v1.2.5|中国官方网站
|
bob电竞真人(中国官网)安卓/ios苹果/电脑版【1.97.95版下载】
|
千亿体育app官方下载(中国)官方网站IOS/安卓/手机APP下载安装
|